Cadence demonstrates interoperability with SK Hynix’s LPDDR5T mobile DRAM

1 min read

Cadence Design Systems has demonstrated interoperability between its LPDDR5X memory interface IP and SK hynix’s LPDDR5T (Turbo) mobile DRAM, operating at speeds in excess of the LPDDR5X standard.

This development follows Cadence’s earlier announcement of the first LPDDR5X memory interface IP design operating at 8533Mbps and SK hynix’s first announcement of its LPDDR5T mobile DRAM technology operating at 9600Mbps.

Available now for customer engagement, the LPDDR5X IP offers a new high-performance, scalable and adaptable architecture based on Cadence’s highly successful LPDDR5 and GDDR6 product lines. The complete, high-performance memory controller and PHY solution have been future proofed for future memory.

“SK hynix’s LPDDR5 Turbo mobile DRAM opens up new possibilities beyond smartphones, to AI, machine learning and augmented/virtual reality,” said Sungsoo Ryu, VP of DRAM product planning at SK hynix. “Proving interoperability with Cadence’s memory interface IP is a key step in enabling customers targeting 9600Mbps operation.”

“Cadence LPDDR5X design IP implements the highest performance signal-boosting design techniques,” noted Sanjive Agarwala, corporate vice president and general manager of the IP Group at Cadence. “The result is that we can demonstrate wide-open data eyes with a large amount of system margin when operating with SK hynix’s 9600Mbps mobile DRAM.”